NXP Semiconductors SLRC610
High-performance ICODE frontend SLRC610 and SLRC610 plus
SLRC610 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2018. All rights reserved.
Product data sheet Rev. 4.6 — 12 September 2018
COMPANY PUBLIC 227646 142 / 146
Tab. 95. T2Control bits ..................................................71
Tab. 96. T2ReloadHi register (address 1Ah) .................71
Tab. 97. T2Reload bits .................................................. 71
Tab. 98. T2ReloadLo register (address 1Bh) ................ 71
Tab. 99. T2ReloadLo bits .............................................. 72
Tab. 100. T2CounterValHi register (address 1Ch) .......... 72
Tab. 101. T2CounterValHi bits ........................................ 72
Tab. 102. T2CounterValLo register (address 1Dh) ..........72
Tab. 103. T2CounterValLo bits ........................................72
Tab. 104. T3Control register (address 1Eh) .................... 73
Tab. 105. T3Control bits ..................................................73
Tab. 106. T3ReloadHi register (address 1Fh); ................ 73
Tab. 107. T3ReloadHi bits ...............................................73
Tab. 108. T3ReloadLo register (address 20h) .................74
Tab. 109. T3ReloadLo bits .............................................. 74
Tab. 110. T3CounterValHi register (address 21h) ...........74
Tab. 111. T3CounterValHi bits ........................................ 74
Tab. 112. T3CounterValLo register (address 22h) .......... 74
Tab. 113. T3CounterValLo bits ........................................75
Tab. 114. T4Control register (address 23h) .................... 75
Tab. 115. T4Control bits ..................................................75
Tab. 116. T4ReloadHi register (address 24h) ................. 76
Tab. 117. T4ReloadHi bits ...............................................76
Tab. 118. T4ReloadLo register (address 25h) .................76
Tab. 119. T4ReloadLo bits .............................................. 76
Tab. 120. T4CounterValHi register (address 26h) ...........76
Tab. 121. T4CounterValHi bits ........................................ 77
Tab. 122. T4CounterValLo register (address 27h) .......... 77
Tab. 123. T4CounterValLo bits ........................................77
Tab. 124. DrvMode register (address 28h) ......................77
Tab. 125. DrvMode bits ................................................... 77
Tab. 126. TxAmp register (address 29h) .........................78
Tab. 127. TxAmp bits ...................................................... 78
Tab. 128. TxCon register (address 2Ah) ......................... 78
Tab. 129. TxCon bits ....................................................... 78
Tab. 130. Txl register (address 2Bh) ...............................79
Tab. 131. Txl bits .............................................................79
Tab. 132. TXCrcPreset register (address 2Ch) ............... 79
Tab. 133. TxCrcPreset bits ..............................................79
Tab. 134. Transmitter CRC preset value configuration ....80
Tab. 135. RxCrcCon register (address 2Dh) ................... 80
Tab. 136. RxCrcCon bits ................................................. 80
Tab. 137. Receiver CRC preset value configuration ....... 81
Tab. 138. TxDataNum register (address 2Eh) .................81
Tab. 139. TxDataNum bits .............................................. 81
Tab. 140. TxSym10BurstLen register (address 30h) ....... 82
Tab. 141. TxSym10BurstLen bits .................................... 82
Tab. 142. TxWaitCtrl register (address 31h); reset
value: C0h ....................................................... 82
Tab. 143. TXWaitCtrl bits ................................................ 82
Tab. 144. TxWaitLo register (address 32h) ..................... 83
Tab. 145. TxWaitLo bits .................................................. 83
Tab. 146. FrameCon register (address 33h) ................... 83
Tab. 147. FrameCon bits .................................................83
Tab. 148. RxSofD register (address 34h) ........................84
Tab. 149. RxSofD bits ..................................................... 84
Tab. 150. RxCtrl register (address 35h) .......................... 84
Tab. 151. RxCtrl bits ........................................................85
Tab. 152. RxWait register (address 36h) ........................ 85
Tab. 153. RxWait bits ...................................................... 85
Tab. 154. RxThreshold register (address 37h) ................ 85
Tab. 155. RxThreshold bits ............................................. 86
Tab. 156. Rcv register (address 38h) ..............................86
Tab. 157. Rcv bits ........................................................... 86
Tab. 158. RxAna register (address 39h) ......................... 86
Tab. 159. RxAna bits .......................................................87
Tab. 160. Effect of gain and highpass corner register
settings ............................................................ 87
Tab. 161. SerialSpeed register (address3Bh); reset
value: 7Ah ....................................................... 88
Tab. 162. SerialSpeed bits .............................................. 88
Tab. 163. RS232 speed settings .....................................88
Tab. 164. LFO_Trim register (address 3Ch) ................... 88
Tab. 165. LFO_Trim bits ................................................. 89
Tab. 166. PLL_Ctrl register (address3Dh) .......................89
Tab. 167. PLL_Ctrl register bits .......................................89
Tab. 168. Setting of feedback divider PLLDiv_FB [1:0] ....89
Tab. 169. PLLDiv_Out register (address 3Eh) ................ 90
Tab. 170. PLLDiv_Out bits .............................................. 90
Tab. 171. Setting for the output divider ratio
PLLDiv_Out [7:0] .............................................90
Tab. 172. LPCD_QMin register (address 3Fh) ................ 90
Tab. 173. LPCD_QMin bits ............................................. 91
Tab. 174. LPCD_QMax register (address 40h) ............... 91
Tab. 175. LPCD_QMax bits ............................................ 91
Tab. 176. LPCD_IMin register (address 41h) ..................91
Tab. 177. LPCD_IMin bits ............................................... 92
Tab. 178. LPCD_Result_I register (address 42h) ............92
Tab. 179. LPCD_I_Result bits ......................................... 92
Tab. 180. LPCD_Result_Q register (address 43h) ..........92
Tab. 181. LPCD_Q_Result bits ....................................... 92
Tab. 182. LPCD_Options register (address 3Ah) ............ 93
Tab. 183. LPCD_Options .................................................93
Tab. 184. PinEn register (address 44h) .......................... 93
Tab. 185. PinEn bits ........................................................ 93
Tab. 186. PinOut register (address 45h) ......................... 94
Tab. 187. PinOut bits .......................................................94
Tab. 188. PinIn register (address 46h) ............................95
Tab. 189. PinIn bits ......................................................... 95
Tab. 190. SigOut register (address 47h) ......................... 95
Tab. 191. SigOut bits .......................................................95
Tab. 192. Version register (address 7Fh) ........................96
Tab. 193. Version bits ..................................................... 96
Tab. 194. Limiting values ................................................ 97
Tab. 195. Operating conditions SLRC61002HN ..............98
Tab. 196. Operating conditions SLRC61003HN ..............98
Tab. 197. Thermal characteristics ................................... 99
Tab. 198. Characteristics ...............................................100
Tab. 199. SPI timing characteristics ..............................103
Tab. 200. I2C-bus timing in fast mode and fast mode
plus ................................................................103
Tab. 201. Protocol Number 00: ISO/IEC15693 SLI 1/4
- SSC- 26 ...................................................... 116
Tab. 202. Protocol Number 01: ISO/IEC15693 SLI 1/4
- SSC- 53 ...................................................... 117
Tab. 203. Protocol Number 02: ISO/IEC15693 SLI
1/256 - DSC .................................................. 117
Tab. 204. Protocol Number 03: EPC/UID - SSC -26 ..... 118